Skip to main content
Centres i Instituts de recerca UAB
Universitat Autònoma de Barcelona
Centre d'Accessibilitat i Intel·ligència Ambiental de Catalunya (CaiaC)
About us
Location
Members
Former members
Research & Development
R&D Lines
Research groups
Publications
Projects
Resources
Technology Transfer
Technologies
Projects
Services for Companies
LaMPES
Clients & partners
Spin-offs
Training
Join us
Publicacions
Found 8 results
Author
[
Title
]
Type
Year
Filters:
Author
is
Ribas, Ll.
[Clear All Filters]
A
B
C
D
E
F
G
H
I
J
K
L
M
N
O
P
Q
R
S
T
U
V
W
X
Y
Z
A
L. Ribas
,
Riera, J.
,
Pérez, J. M.
,
J. Saiz,
,
Carrabina, J.
, and
Terés, L.
,
“
Automatic Pattern Generation for the Electrical Characterization of Digital Modules
”
,
Microprocessing and Microprogramming
, vol. 39, pp. 255-258, 1993.
D
J. Riera
,
Ribas, L.
,
Velasco, A. J.
, and
Carrabina, J.
,
“
Deriving Cost Functions from Cell Libraries and Real IC's to real Area-Power-Delay Trade-off in Early Stages of Logic Synthesis.
”
,
Journal of Systems Architecture
, vol. 43 , pp. 119-122, 1997.
E
L. Ribas
,
Saiz, J.
, and
Carrabina, J.
,
ECL specification of a simple processor
. Santander, 2002.
H
A. Portero
,
Ribas, L.
, and
Carrabina, J.
,
“
Hardware Synthesis of Parallel Machines from SystemC
”
,
Forum on Specification & Design Languages. FDL2005
. Laussane, 2005.
I
A. Portero
,
Pla, R.
,
Montón, M.
,
Ribas, L.
,
Marbá, A.
, and
Carrabina, J.
,
“
Implementación de un Codificador de Video en una NoC (Red en un Chip)”
”
,
V Jornadas de Computación Reconfigurable y Aplicaciones. JCRA 2005. Integrado en CEDI2005.
. Granada, 2005.
L
L. Ribas
,
Castells-Rufas, D.
, and
Carrabina, J.
,
“
A Linear Sorter Core based on a Programmable Register File
”
,
Proc. of XIX Conference on Design of Circuits and Integrated Systems
. Bordeaux, France , 2004.
M
D. Castells-Rufas
,
Montón, M.
,
Ribas, L.
, and
Carrabina, J.
,
“
Módulo de Clasificación de Datos con Lógica de Control Mínima
”
,
FPGAs: COMPUTACIÓN Y APLICACIONES
. 2004.
Pages
1
2
next ›
last »